• 1
  • 2
  • 3
  • 4
购物车

元器件商品 0

国内交货 0 香港交货 0
型号 品牌 单价 数量 小计 操作
  • 已选中0个商品总价(不含运费):¥0
    商品原价:活动优惠:-¥
  • 去结算
购物车中还没有商品,赶紧选购吧
alternative text

图像仅供参考,请参阅产品规格书

  • https://www.hqchip.com/Public/img/nob.png

定时器芯片 TI NE555DR

数量国内价格
1+ ¥0.5071

交货地:

1国内(含增税) 交期(工作日): 4-7个工作日

库存:

1 65(1起订)

数量:
X0.5071(单价)
总价:
¥ 0.5071

  • 品       牌:TI(德州仪器)
  • 型       号: NE555DR
  • 商品编号: G0023831
  • 封装规格:
  • 商品描述: These devices are precision timing circuits capable of producing accurate time delays or oscillation. In the time-delay or mono-stable mode of operation, the timed interval is controlled by a single external resistor and capacitor network. In the a-stable mode of operation, the frequency and duty cycle can be controlled independently with two external resistors and a single external capacitor.; The threshold and trigger levels normally are two-thirds and one-third, respectively, of V; . These levels can be altered by use of the control-voltage terminal. When the trigger input falls below the trigger level, the flip-flop is set, and the output goes high. If the trigger input is above the trigger level and the threshold input is above the threshold level, the flip-flop is reset and the output is low. The reset (RESET) input can override all other inputs and can be used to initiate a new timing cycle. When RESET goes low, the flip-flop is reset, and the output goes low. When the output is low, a low-impedance path is provided between discharge (DISCH) and ground.; The output circuit is capable of sinking or sourcing current up to 200 mA. Operation is specified for supplies of 5 V to 15 V. With a 5-V supply, output levels are compatible with TTL inputs.

  • 商品详情

商品介绍

These devices are precision timing circuits capable of producing accurate time delays or oscillation. In the time-delay or mono-stable mode of operation, the timed interval is controlled by a single external resistor and capacitor network. In the a-stable mode of operation, the frequency and duty cycle can be controlled independently with two external resistors and a single external capacitor.; The threshold and trigger levels normally are two-thirds and one-third, respectively, of V; . These levels can be altered by use of the control-voltage terminal. When the trigger input falls below the trigger level, the flip-flop is set, and the output goes high. If the trigger input is above the trigger level and the threshold input is above the threshold level, the flip-flop is reset and the output is low. The reset (RESET) input can override all other inputs and can be used to initiate a new timing cycle. When RESET goes low, the flip-flop is reset, and the output goes low. When the output is low, a low-impedance path is provided between discharge (DISCH) and ground.; The output circuit is capable of sinking or sourcing current up to 200 mA. Operation is specified for supplies of 5 V to 15 V. With a 5-V supply, output levels are compatible with TTL inputs.

标准包装

标准包装是从制造商/代理商处获得的最小包装规格。所以最小订货量可能会小于制造商的标准包装的数量。当产品分解成较小数量时,包装类型(即卷、管、盘)可能会发生变化,以实际包装交货为准。
热销型号1 / 3

近似替代型号( 推荐替代型号供参考,请核对商品参数后再下单 )

图片 型号/品牌 描述 技术文档 库存 参考价格 对比 操作
型号:NE555DR

定时器芯片 TI NE555DR
--- 0(1起订)

¥0.50710 ▼

数量国内含税

1 +¥0.50710

当前型号加入购物车

NE555DRTI 设计生产,在 华秋商城 现货销售,并且可以通过 digikeyrs 等渠道进行代购。 NE555DR 价格参考¥ 0.5071 。 TI NE555DR 封装/规格: SOIC8_150MIL, IC OSC SGL TIMER 100KHZ 8-SOIC。你可以下载 NE555DR 中文资料、引脚图、Datasheet数据手册功能说明书,资料中有 定时器芯片 详细引脚图及功能的应用电路图电压和使用方法及教程



手机版: NE555DR

Copyright ©2012-2024 hqchip.com.All Rights Reserved 粤ICP备14022951号工商网监认证 工商网监 营业执照